Astera Labs is a global leader delivering semiconductor-based connectivity solutions purpose-built to unleash the full potential of intelligent data infrastructure at cloud-scale. Our class-defining first-to-market products based on PCIe, CXL, and Ethernet technologies deliver critical connectivity for high-value artificial intelligence and machine learning applications. Our focus on customer-driven product definition and commitment to design solutions in the cloud, for the cloud, results in breakthrough execution and scale for our customers. We are headquartered in the heart of California’s Silicon Valley, with R&D centers and offices in Taiwan, China, Vancouver and Toronto, Canada, and Haifa, Israel.
Job Description:
As an Astera Labs Semiconductor Packaging Intern , you will be part of the packaging team that develops Astera Labs’ portfolio of connectivity products in the world’s leading cloud service providers and server and networking OEMs. You will work to enhance the key areas of package development cycles such as package design, modeling, automation flow, and documentation. You will also work cross-functionally to understand project requirements and develop solutions.
Basic qualifications:
Working towards M.S. or PhD in Electrical Engineering or related field
Cumulative 3.3/4.0 GPA, or higher
Entrepreneurial, open-minded behavior and hands-on work ethic with the ability to prioritize a dynamic list of multiple tasks. Working with minimal supervision to deliver solutions in a fast-paced environment.
Strong time management skills and strong written and verbal communication skills
Required experience :
Coursework in RF/microwave, communication systems and signal analysis, semiconductor manufacturing, or circuit design.
Understanding or coursework in signal and power integrity is a plus.
Understanding or coursework in semiconductor packaging is a plus.
Scripting or software development experience in popular programing languages such as Python, Visual Basic, or equivalent.
Preferred experience:
Experience with physical design or layout tools such as AutoCAD or Cadence Allegro is a plus.
Experience of using 3D Electromagnetic simulation tools such as ANSYS is a plus.
Knowledge of semiconductor multi-layer flip-chip package (FCBGA/FCCSP) is a plus.
We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
View Original Job Posting